Samenvatting
With the advent of small, battery-powered devices, power efficiency has become of paramount importance. For analog-to-digital converters (ADCs), the successive approximation register (SAR) architecture plays a prominent role thanks to its ability to combine power efficiency with a simple architecture, a broad application scope, and technology portability. In this review article, the basic design challenges for low-power SAR ADCs are summarized and several design techniques are illustrated. Furthermore, the limitations of SAR ADCs are outlined and hybrid architecture trends, such as noise-shaping SAR ADCs and pipelined SAR ADCs, are briefly introduced and clarified with examples.
| Originele taal-2 | Engels |
|---|---|
| Artikelnummer | 9908164 |
| Pagina's (van-tot) | 73-81 |
| Aantal pagina's | 9 |
| Tijdschrift | IEEE Open Journal of the Solid-State Circuits Society |
| Volume | 2 |
| DOI's | |
| Status | Gepubliceerd - okt. 2022 |
Vingerafdruk
Duik in de onderzoeksthema's van 'Low-Power SAR ADCs: Basic Techniques and Trends'. Samen vormen ze een unieke vingerafdruk.Citeer dit
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver