Samenvatting
Many applications in important domains, such as communication, multimedia, etc. show a significant data-level parallelism (DLP). A large part of the DLP is usually exploited through application vectorization and implementation of vector operations in processors executing the applications. While the amount of DLP varies between applications of the same domain or even within a single application, processor architectures usually support a single vector width. This may not be optimal
and may cause a substantial energy and performance inefficiency. Therefore, an adequate more sophisticated exploitation of DLP is highly relevant. This paper studies the construction and exploitation of VLIW ASIPs with multiple vector widths.
Originele taal-2 | Engels |
---|---|
Titel | Proceedings of the 3rd Mediterranean conference on Embedded Computing (MECO), 15-19 June 2014, Budva, Montenegro |
Plaats van productie | Piscataway |
Uitgeverij | Institute of Electrical and Electronics Engineers |
Status | Gepubliceerd - 2014 |
Evenement | 3rd Mediterranean Conference on Embedded Computing, MECO 2014 - Budva, Montenegro Duur: 15 jun. 2014 → 19 jun. 2014 Congresnummer: 3 |
Congres
Congres | 3rd Mediterranean Conference on Embedded Computing, MECO 2014 |
---|---|
Verkorte titel | MECO 2014 |
Land/Regio | Montenegro |
Stad | Budva |
Periode | 15/06/14 → 19/06/14 |
Ander | MECO 2014 |