Construction and exploitation of VLIW ASIPs with multiple vector-widths

E. Diken, R. Jordans, L. Jozwiak, H. Corporaal

Onderzoeksoutput: Hoofdstuk in Boek/Rapport/CongresprocedureConferentiebijdrageAcademicpeer review

Samenvatting

Many applications in important domains, such as communication, multimedia, etc. show a significant data-level parallelism (DLP). A large part of the DLP is usually exploited through application vectorization and implementation of vector operations in processors executing the applications. While the amount of DLP varies between applications of the same domain or even within a single application, processor architectures usually support a single vector width. This may not be optimal and may cause a substantial energy and performance inefficiency. Therefore, an adequate more sophisticated exploitation of DLP is highly relevant. This paper studies the construction and exploitation of VLIW ASIPs with multiple vector widths.
Originele taal-2Engels
TitelProceedings of the 3rd Mediterranean conference on Embedded Computing (MECO), 15-19 June 2014, Budva, Montenegro
Plaats van productiePiscataway
UitgeverijInstitute of Electrical and Electronics Engineers
StatusGepubliceerd - 2014
Evenement3rd Mediterranean Conference on Embedded Computing, MECO 2014 - Budva, Montenegro
Duur: 15 jun. 201419 jun. 2014
Congresnummer: 3

Congres

Congres3rd Mediterranean Conference on Embedded Computing, MECO 2014
Verkorte titelMECO 2014
Land/RegioMontenegro
StadBudva
Periode15/06/1419/06/14
AnderMECO 2014

Vingerafdruk

Duik in de onderzoeksthema's van 'Construction and exploitation of VLIW ASIPs with multiple vector-widths'. Samen vormen ze een unieke vingerafdruk.

Citeer dit