Samenvatting
Inter-die connections in 2.5D-and 3D-stacked ICs require at-speed testing as their dynamic performance is crucial to the performance of the stack as a whole. In order to test at mission-mode speed and benefit from the already existing clock distribution network, our at-speed test approach for inter-die connections targets the entire register-to-register path that includes the interconnect. This forces the launching and capturing wrapper cells to be shared with functional flip-flops. In some designs, this unavoidably leads to some 'shore logic': a, typically small, amount of combinational logic outside the die's wrapper boundary register. This paper describes how we have adapted a previously developed 3D-DfT architecture and corresponding EDA tool flows to support at-speed interconnect testing, also in the presence of such 'shore logic'. The adaptations affect the DfT insertion of wrapper cells, the boundary model extraction, and the interconnect test pattern generation.
Originele taal-2 | Engels |
---|---|
Titel | IEEE 24th Asian Test Symposium, Mumbai, 22-25 November 2015 |
Plaats van productie | Piscataway |
Uitgeverij | Institute of Electrical and Electronics Engineers |
Pagina's | 79-84 |
ISBN van geprinte versie | 978-1-4673-9739-1 |
DOI's | |
Status | Gepubliceerd - 2015 |
Extern gepubliceerd | Ja |
Evenement | 24th IEEE Asian Test Symposium (ATS 2015) - IIT-Bombay, Mumbai, India Duur: 22 nov. 2015 → 25 nov. 2015 Congresnummer: 24 https://www.ee.iitb.ac.in/ats15/ |
Congres
Congres | 24th IEEE Asian Test Symposium (ATS 2015) |
---|---|
Verkorte titel | ATS 2015 |
Land/Regio | India |
Stad | Mumbai |
Periode | 22/11/15 → 25/11/15 |
Internet adres |