A CMOS V-I converter with 75dB SFDR and 360uW power consumption

S.F. Ouzounov, E. Roza, J.A. Hegt, G. Weide, van der, A.H.M. Roermund, van

Onderzoeksoutput: Bijdrage aan tijdschriftTijdschriftartikelAcademicpeer review

32 Citaten (Scopus)
273 Downloads (Pure)

Samenvatting

This work describes a method for analysis of voltage-to-current converters (V-I converters or transconductors) and a novel V- I converter circuit with significantly improved linearity. The new circuit utilizes a combination of cross-coupling and local resistive feedback for a significant, simultaneous suppression of the third- and fifth-order harmonic distortion components in the transconductor characteristics. An evaluation of the optimal circuit dimensioning is shown. Simple and robust design rules are derived for the chosen operation conditions. The transistor implementation is presented and a prototype V- I converter is realized in a digital 0.18-µm CMOS technology. The measured spurious-free dynamic range is 75 dB in a frequency band of 10 MHz. The circuit occupies less than 0.02 mm2 and dissipates 360 µW.
Originele taal-2Engels
Pagina's (van-tot)1527-1532
Aantal pagina's6
TijdschriftIEEE Journal of Solid-State Circuits
Volume40
Nummer van het tijdschrift7
DOI's
StatusGepubliceerd - 2005

Vingerafdruk

Duik in de onderzoeksthema's van 'A CMOS V-I converter with 75dB SFDR and 360uW power consumption'. Samen vormen ze een unieke vingerafdruk.

Citeer dit