A 380 fW Leakage Data Retention Flip-Flop for Short Sleep Periods

Shima Sedighiani (Corresponding author), Kamlesh Singh, Roel Jordans, Pieter Harpe, Jose Pineda de Gyvez

Onderzoeksoutput: Bijdrage aan tijdschriftTijdschriftartikelAcademicpeer review

2 Citaten (Scopus)
112 Downloads (Pure)

Samenvatting

Data-retention flip-flops (DR-FF) provide an efficient state retention capability for any processor with frequent active-to-sleep mode transitions. This brief proposes new ultra-low-power balloon-based DR-FFs operating over a wide supply voltage range achieving a sleep mode power consumption as low as 380fW, an improvement of 185× over the previously reported CMOS DR-FFs. The proposed DR-FFs have significantly lower transition mode energy consumption compared to prior-art non-volatile DR-FFs (> 18×). The proposed DR-FFs consume the lowest total energy (sleep, store and restore modes) for sleep mode times less than 520 ms. Additionally, the designed DR-FFs are comparable with most of the NV-FFs in literature for sleep times of up to 100 s, while eliminating the drawbacks of Non-volatile data retention FFs (higher/multiple supplies, integration/endurance issues).

Originele taal-2Engels
Artikelnummer10024364
Pagina's (van-tot)2650-2654
Aantal pagina's5
TijdschriftIEEE Transactions on Circuits and Systems II: Express Briefs
Volume70
Nummer van het tijdschrift7
DOI's
StatusGepubliceerd - jul. 2023

Vingerafdruk

Duik in de onderzoeksthema's van 'A 380 fW Leakage Data Retention Flip-Flop for Short Sleep Periods'. Samen vormen ze een unieke vingerafdruk.

Citeer dit