TY - JOUR
T1 - A 0.0022 mm2 10 bit 20 MS/s SAR ADC with Passive Single-Ended-to-Differential-Converter
AU - Pelzers, Kevin
AU - van der Struijk, Mariska
AU - Harpe, Pieter
PY - 2023/1/1
Y1 - 2023/1/1
N2 - This paper proposes a passive switched-capacitor single-ended-to-differential-converter (SDC) as a front-end of a differential SAR ADC, such that it can convert single-ended input signals. As the SDC is passive, the overall solution is power-efficient compared to active SDC solutions, and is especially suitable for lower/medium resolutions. As opposed to active SDC solutions with a static bias current, the proposed switched-capacitor network only consumes dynamic power, such that its consumption scales linearly with the sampling frequency. This paper discusses the basic concept of the proposed scheme, and analyzes the impact of noise and other imperfections, describes the trade-offs for power and area, and discusses the consequences for the input driver. A prototype implementation in 65nm CMOS achieves a figure-of-merit of 6.1fJ/conversion-step at 20MS/s, while reaching an SNDR of 54.7dB up to Nyquist and occupying a chip area of only 60μ m times 36μ m.
AB - This paper proposes a passive switched-capacitor single-ended-to-differential-converter (SDC) as a front-end of a differential SAR ADC, such that it can convert single-ended input signals. As the SDC is passive, the overall solution is power-efficient compared to active SDC solutions, and is especially suitable for lower/medium resolutions. As opposed to active SDC solutions with a static bias current, the proposed switched-capacitor network only consumes dynamic power, such that its consumption scales linearly with the sampling frequency. This paper discusses the basic concept of the proposed scheme, and analyzes the impact of noise and other imperfections, describes the trade-offs for power and area, and discusses the consequences for the input driver. A prototype implementation in 65nm CMOS achieves a figure-of-merit of 6.1fJ/conversion-step at 20MS/s, while reaching an SNDR of 54.7dB up to Nyquist and occupying a chip area of only 60μ m times 36μ m.
KW - low-power
KW - passive
KW - SAR ADC
KW - Single-ended-to-differential converter
KW - switched-capacitor network
UR - http://www.scopus.com/inward/record.url?scp=85137905608&partnerID=8YFLogxK
U2 - 10.1109/TCSI.2022.3203792
DO - 10.1109/TCSI.2022.3203792
M3 - Article
AN - SCOPUS:85137905608
SN - 1549-8328
VL - 70
SP - 29
EP - 39
JO - IEEE Transactions on Circuits and Systems I: Regular Papers
JF - IEEE Transactions on Circuits and Systems I: Regular Papers
IS - 1
M1 - 9882964
ER -