160-Gbit/s packet clock distribution with instantaneous synchronization and low timing jitter

Onderzoeksoutput: Hoofdstuk in Boek/Rapport/CongresprocedureConferentiebijdrageAcademicpeer review

168 Downloads (Pure)

Samenvatting

A novel packet clock distribution concept based on insertion of in-band clock pilot is presented. Experimental results for 160 Gbit/s OTDM packet data indicate a low timing jitter of 250 fs for the bursty clock enabling error-free operation with 1 dB penalty.
Originele taal-2Engels
TitelProceedings of the 36th European Conference and Exhibition on Optical Communication, ECOC 2010, September 19-23, 2010, Torino, Italy
Plaats van productiePiscataway
UitgeverijInstitute of Electrical and Electronics Engineers
Pagina'sP3.22-1/3
ISBN van geprinte versie978-1-4244-8535-2
StatusGepubliceerd - 2010

Vingerafdruk

Duik in de onderzoeksthema's van '160-Gbit/s packet clock distribution with instantaneous synchronization and low timing jitter'. Samen vormen ze een unieke vingerafdruk.

Citeer dit