Skip to main navigation Skip to search Skip to main content

Noise in DMOS transistors in a BICMOS-technology

  • R. Langevelde, van
  • , S. Blieck
  • , L.K.J. Vandamme

Research output: Contribution to journalArticleAcademicpeer-review

222 Downloads (Pure)

Abstract

An experimental and theoretical study of the 1/f noise and the thermal noise in double-diffused MOS (DMOS) transistors in a BICMOS-technology has been carried out. By using an analytical model that consists of an enhancement MOS transistor in series with a depletion MOS transistor and a resistance, and by attributing noise sources to each device, the noise in DMOS devices is simulated accurately. Three distinct regions of operation are defined: enhancement transistor control, depletion transistor control and the linear region. In the first region, the noise is strictly determined by the enhancement transistor. It was found that the 1/f noise in this region is caused by mobility fluctuations and is very low. In the depletion transistor control region both transistors influence the total noise. Here the 1/f noise is dominated by the depletion transistor. The series resistance is only of importance in the linear region
Original languageEnglish
Pages (from-to)1243-1250
Number of pages8
JournalIEEE Transactions on Electron Devices
Volume43
DOIs
Publication statusPublished - 1996

Fingerprint

Dive into the research topics of 'Noise in DMOS transistors in a BICMOS-technology'. Together they form a unique fingerprint.

Cite this