Hierarchical buffered segmented bit-lines based SRAM

V. Sharma (Inventor), S. Cosemans (Inventor), W. Dehaene (Inventor), F. Catthoor (Inventor), M. Ashouei (Inventor), J. Huisken (Inventor)

Research output: PatentPatent publication

Abstract

A semiconductor memory device is disclosed. In one aspect, the device includes memory blocks with memory cells connected to a local bit-line, each local bit-line being connectable to a global bit-line for memory readout. There are also pre-charging circuitry for pre-charging the bit-lines and a read buffer for discharging the global bit-line during a read operation. The local bit-lines are pre-charged to a predetermined first voltage substantially lower than the supply voltage (VDD) of the memory device. A segment buffer is provided between each local bit-line and an input node of the respective read buffer. The segment buffer activates the read buffer during the read operation upon occurrence of a discharge on the connected local bit-line.

Original languageEnglish
Patent numberUS2011305099
IPCG11C 7/ 12 A I
Priority date11/05/11
Publication statusPublished - 15 Dec 2011
Externally publishedYes

Fingerprint

Dive into the research topics of 'Hierarchical buffered segmented bit-lines based SRAM'. Together they form a unique fingerprint.

Cite this