Abstract
Former research on automatic exploration of ASIP architectures mostly focused on either the internal memory hierarchy, or the addition of complex custom operations to RISC based architectures. This paper focuses on VLIW architectures and, more specifically, on automating the selection of an application specific VLIW issue-width. An accurate and efficient issue-width estimation strongly influences all the important processor properties (e.g. processing speed, silicon area, and power consumption). We first compare different methods for estimating the required issue-width, and subsequently introduce a new force-based parallelism measure which is capable of estimating the required issue-width within 3% on average. Moreover, we show that we can quickly estimate the latency-parallelism Pareto-front of an example ECG application with less than 10% error using our issue-width estimations.
Original language | English |
---|---|
Title of host publication | Proceedings on the 16th IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS'13), 8-10 April 2013, Karlovy Vary, Czech Republic |
Place of Publication | Piscataway |
Publisher | Institute of Electrical and Electronics Engineers |
DOIs | |
Publication status | Published - 2013 |
Event | conference; DDECS'13; 2013-04-08; 2013-04-10 - Duration: 8 Apr 2013 → 10 Apr 2013 |
Conference
Conference | conference; DDECS'13; 2013-04-08; 2013-04-10 |
---|---|
Period | 8/04/13 → 10/04/13 |
Other | DDECS'13 |
Fingerprint
Dive into the research topics of 'Exploring processor parallelism : estimation methods and optimization strategies'. Together they form a unique fingerprint.Prizes
-
Best paper award in the design track at DDECS 2013
Jordans, R. (Recipient), 23 Apr 2014
Prize: Other › Career, activity or publication related prizes (lifetime, best paper, poster etc.) › Scientific