Exploring processor parallelism : estimation methods and optimization strategies

R. Jordans, R. Corvino, L. Jozwiak, H. Corporaal

Research output: Chapter in Book/Report/Conference proceedingConference contributionAcademicpeer-review

12 Citations (Scopus)
1 Downloads (Pure)

Abstract

Former research on automatic exploration of ASIP architectures mostly focused on either the internal memory hierarchy, or the addition of complex custom operations to RISC based architectures. This paper focuses on VLIW architectures and, more specifically, on automating the selection of an application specific VLIW issue-width. An accurate and efficient issue-width estimation strongly influences all the important processor properties (e.g. processing speed, silicon area, and power consumption). We first compare different methods for estimating the required issue-width, and subsequently introduce a new force-based parallelism measure which is capable of estimating the required issue-width within 3% on average. Moreover, we show that we can quickly estimate the latency-parallelism Pareto-front of an example ECG application with less than 10% error using our issue-width estimations.
Original languageEnglish
Title of host publicationProceedings on the 16th IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS'13), 8-10 April 2013, Karlovy Vary, Czech Republic
Place of PublicationPiscataway
PublisherInstitute of Electrical and Electronics Engineers
DOIs
Publication statusPublished - 2013
Eventconference; DDECS'13; 2013-04-08; 2013-04-10 -
Duration: 8 Apr 201310 Apr 2013

Conference

Conferenceconference; DDECS'13; 2013-04-08; 2013-04-10
Period8/04/1310/04/13
OtherDDECS'13

Fingerprint

Dive into the research topics of 'Exploring processor parallelism : estimation methods and optimization strategies'. Together they form a unique fingerprint.

Cite this