Abstract
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (HEVC) Discrete Cosine Transform (DCT) for all Transform Unit (TU) sizes is proposed. The proposed technique reduces the computational complexity of HEVC DCT significantly at the expense of slight decrease in PSNR and slight increase in bit rate by only calculating several pre-determined low frequency coefficients of TUs and assuming that the remaining coefficients are zero. It reduced the execution time of HEVC HM software encoder up to 12.74%, and it reduced the execution time of DCT operations in HEVC HM software encoder up to 37.27%. In this paper, a low energy HEVC 2D DCT hardware for all TU sizes is also designed and implemented using Verilog HDL. The proposed hardware, in the worst case, can process 53 Ultra HD (7680x4320) video frames per second. The proposed technique reduced the energy consumption of this hardware up to 18.9%. Therefore, it can be used in portable consumer electronics products that require a real-Time HEVC encoder.
Original language | English |
---|---|
Article number | 7514716 |
Pages (from-to) | 166-174 |
Number of pages | 9 |
Journal | IEEE Transactions on Consumer Electronics |
Volume | 62 |
Issue number | 2 |
DOIs | |
Publication status | Published - May 2016 |
Externally published | Yes |
Keywords
- Discrete Cosine Transform
- Energy Reduction
- FPGA
- Hardware Implementation
- HEVC