A computation and energy reduction technique for HEVC Discrete Cosine Transform

Ercan Kalali, Ahmet Can Mert, Ilker Hamzaoglu

Research output: Contribution to journalArticleAcademicpeer-review

38 Citations (Scopus)

Abstract

In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (HEVC) Discrete Cosine Transform (DCT) for all Transform Unit (TU) sizes is proposed. The proposed technique reduces the computational complexity of HEVC DCT significantly at the expense of slight decrease in PSNR and slight increase in bit rate by only calculating several pre-determined low frequency coefficients of TUs and assuming that the remaining coefficients are zero. It reduced the execution time of HEVC HM software encoder up to 12.74%, and it reduced the execution time of DCT operations in HEVC HM software encoder up to 37.27%. In this paper, a low energy HEVC 2D DCT hardware for all TU sizes is also designed and implemented using Verilog HDL. The proposed hardware, in the worst case, can process 53 Ultra HD (7680x4320) video frames per second. The proposed technique reduced the energy consumption of this hardware up to 18.9%. Therefore, it can be used in portable consumer electronics products that require a real-Time HEVC encoder.

Original languageEnglish
Article number7514716
Pages (from-to)166-174
Number of pages9
JournalIEEE Transactions on Consumer Electronics
Volume62
Issue number2
DOIs
Publication statusPublished - May 2016
Externally publishedYes

Keywords

  • Discrete Cosine Transform
  • Energy Reduction
  • FPGA
  • Hardware Implementation
  • HEVC

Fingerprint

Dive into the research topics of 'A computation and energy reduction technique for HEVC Discrete Cosine Transform'. Together they form a unique fingerprint.

Cite this