TY - JOUR
T1 - A 60 GHz phased array system analysis and Its phase shifter in a 40 nm CMOS technology
AU - Gao, Hao
AU - Ying, Kuangyuan
AU - Baltus, Peter
PY - 2019/8/1
Y1 - 2019/8/1
N2 - A 60 GHz phased array system for mm-wave frequency in 5 G is introduced and a 5 bit digitally controlled phase shifter in 40 nm CMOS technology is presented. In a phased array system,the signal to noise ratio(SNR)of the receiver is improved with the beaming forming function. Therefore,the communication data rate and distance are improved accordingly. The phase shifter is the key component for achieving the beam forming function,and its resolution and power consumption are also very critical. In the second half of this paper,an analysis of phase shifter is introduced,and a 60 GHz 5 bit digitally controlled phase shifter in 40 nm complementary metal oxide semiconductor(CMOS)technology is presented. In this presented phase shifter,a hybrid structure is implemented for its advantage on lower phase deviation while keeping comparable loss. Meanwhile,this digitally controlled phase shifter is much more compact than other works. For all 32 states,the minimum phase error is 1.5°,and the maximum phase error is 6.8°. The measured insertion loss is-20.9±1 d B including pad loss at 60 GHz and the return loss is more than 10 d B over 57—64 GHz. The total chip size is 0.24 mm2 with 0 m W DC power consumption.
AB - A 60 GHz phased array system for mm-wave frequency in 5 G is introduced and a 5 bit digitally controlled phase shifter in 40 nm CMOS technology is presented. In a phased array system,the signal to noise ratio(SNR)of the receiver is improved with the beaming forming function. Therefore,the communication data rate and distance are improved accordingly. The phase shifter is the key component for achieving the beam forming function,and its resolution and power consumption are also very critical. In the second half of this paper,an analysis of phase shifter is introduced,and a 60 GHz 5 bit digitally controlled phase shifter in 40 nm complementary metal oxide semiconductor(CMOS)technology is presented. In this presented phase shifter,a hybrid structure is implemented for its advantage on lower phase deviation while keeping comparable loss. Meanwhile,this digitally controlled phase shifter is much more compact than other works. For all 32 states,the minimum phase error is 1.5°,and the maximum phase error is 6.8°. The measured insertion loss is-20.9±1 d B including pad loss at 60 GHz and the return loss is more than 10 d B over 57—64 GHz. The total chip size is 0.24 mm2 with 0 m W DC power consumption.
KW - 5G
KW - 60 GHz
KW - Complementary metal oxide semiconductor (CMOS)
KW - Millimeter wave
KW - Phase shifter
KW - Phased array
UR - http://www.scopus.com/inward/record.url?scp=85073873832&partnerID=8YFLogxK
U2 - 10.16356/j.1005-1120.2019.04.003
DO - 10.16356/j.1005-1120.2019.04.003
M3 - Article
AN - SCOPUS:85073873832
SN - 1005-1120
VL - 36
SP - 566
EP - 578
JO - Transactions of Nanjing University of Aeronautics and Astronautics
JF - Transactions of Nanjing University of Aeronautics and Astronautics
IS - 4
ER -